8( .&firefly,roc-rk3328-pcrockchip,rk3328 +7Firefly ROC-RK3328-PCaliases=/pinctrl/gpio@ff210000C/pinctrl/gpio@ff220000I/pinctrl/gpio@ff230000O/pinctrl/gpio@ff240000U/serial@ff110000]/serial@ff120000e/serial@ff130000m/i2c@ff150000r/i2c@ff160000w/i2c@ff170000|/i2c@ff180000/ethernet@ff540000/mmc@ff500000/mmc@ff520000cpus+cpu@0cpuarm,cortex-a53xpsci@&3@@R_p{ cpu@1cpuarm,cortex-a53xpsci@&3@@R_p{ cpu@2cpuarm,cortex-a53xpsci@&3@@R_p{ cpu@3cpuarm,cortex-a53xpsci@&3@@R_p{ idle-statespscicpu-sleeparm,idle-statex{l2-cachecache @({opp-table-0operating-points-v2{opp-408000000Q~$@5opp-600000000#F~$@opp-8160000000,B@$@opp-1008000000<$@opp-1200000000G($@opp-1296000000M?d $@analog-soundsimple-audio-cardAi2sZtAnalogokaysimple-audio-card,cpusimple-audio-card,codecarm-pmuarm,cortex-a53-pmu0defg display-subsystemrockchip,display-subsystem hdmi-soundsimple-audio-cardAi2sZtHDMIokaysimple-audio-card,cpusimple-audio-card,codecpsciarm,psci-1.0arm,psci-0.2smctimerarm,armv8-timer0   xin24m fixed-clockn6xin24m{Gi2s@ff000000(rockchip,rk3328-i2srockchip,rk3066-i2s )7i2s_clki2s_hclk  txrx okay{i2s@ff010000(rockchip,rk3328-i2srockchip,rk3066-i2s *8i2s_clki2s_hclktxrx okay{i2s@ff020000(rockchip,rk3328-i2srockchip,rk3066-i2s +9i2s_clki2s_hclktxrx  disabledspdif@ff030000rockchip,rk3328-spdif .: mclkhclk txdefault*  disabledpdm@ff040000 rockchip,pdm=Rpdm_clkpdm_hclkrxdefaultsleep*4 disabledsyscon@ff100000&rockchip,rk3328-grfsysconsimple-mfd{:io-domains"rockchip,rk3328-io-voltage-domainokay>LZhvgpiorockchip,rk3328-grf-gpio{Fpower-controller!rockchip,rk3328-power-controller+{=power-domain@6Dpower-domain@5 BABpower-domain@8Freboot-modesyscon-reboot-modeRBRBRB RBserial@ff110000&rockchip,rk3328-uartsnps,dw-apb-uart 7&baudclkapb_pclktxrxdefault * !"  disabledserial@ff120000&rockchip,rk3328-uartsnps,dw-apb-uart 8'baudclkapb_pclktxrxdefault *#$%  disabledserial@ff130000&rockchip,rk3328-uartsnps,dw-apb-uart 9(baudclkapb_pclktxrxdefault*& okayi2c@ff150000(rockchip,rk3328-i2crockchip,rk3399-i2c $+7 i2cpclkdefault*' disabledi2c@ff160000(rockchip,rk3328-i2crockchip,rk3399-i2c %+8 i2cpclkdefault*(okaypmic@18rockchip,rk805xin32krk805-clkout2default*)#;I*U*a*m*y +{jregulatorsDCDC_REG1 vdd_logic 4 {;regulator-state-memB@DCDC_REG2vdd_arm 4 {regulator-state-mem~DCDC_REG3vcc_ddrregulator-state-memDCDC_REG4vcc_io2Z2Z{regulator-state-mem2ZLDO_REG1vcc_18w@w@{regulator-state-memw@LDO_REG2 vcc18_emmcw@w@{regulator-state-memw@LDO_REG3vdd_10B@B@regulator-state-memB@i2c@ff170000(rockchip,rk3328-i2crockchip,rk3399-i2c &+9 i2cpclkdefault*, disabledi2c@ff180000(rockchip,rk3328-i2crockchip,rk3399-i2c '+: i2cpclkdefault*- disabledspi@ff190000(rockchip,rk3328-spirockchip,rk3066-spi 1+ spiclkapb_pclk txrxdefault*./01 disabledwatchdog@ff1a0000 rockchip,rk3328-wdtsnps,dw-wdt (pwm@ff1b0000rockchip,rk3328-pwm< pwmpclkdefault*2* disabledpwm@ff1b0010rockchip,rk3328-pwm< pwmpclkdefault*3* disabledpwm@ff1b0020rockchip,rk3328-pwm < pwmpclkdefault*4* disabledpwm@ff1b0030rockchip,rk3328-pwm0< pwmpclkdefault*5* disableddma-controller@ff1f0000arm,pl330arm,primecell@5 apb_pclkL{thermal-zonessoc-thermalWm{6tripstrip-point0ppassivetrip-point1Lpassive{7soc-crits criticalcooling-mapsmap070 tsadc@ff250000rockchip,rk3328-tsadc% :$P$tsadcapb_pclkinitdefaultsleep*8498B  tsadc-apb:$;okay{6efuse@ff260000rockchip,rk3328-efuse&P+> pclk_efuseQ id@7cpu-leakage@17logic-leakage@19cpu-version@1ae{Hadc@ff280000.rockchip,rk3328-saradcrockchip,rk3399-saradc( Pj%saradcapb_pclkV  saradc-apbokay|{kgpu@ff300000"rockchip,rk3328-maliarm,mali-4500TZW]XY[\"gpgpmmupppp0ppmmu0pp1ppmmu1 buscoref;iommu@ff330200rockchip,iommu3 ` aclkiface disablediommu@ff340800rockchip,iommu4@ bF aclkiface disabledvideo-codec@ff350000rockchip,rk3328-vpu5  vdpuF aclkhclk<=iommu@ff350800rockchip,iommu5@  F aclkiface={<video-codec@ff360000*rockchip,rk3328-vdecrockchip,rk3399-vdec6  BABaxiahbcabaccoreAB ׄׄ>=iommu@ff360480rockchip,iommu 6@6@ JB aclkiface={>vop@ff370000rockchip,rk3328-vop7>  x;aclk_vopdclk_vophclk_vop  axiahbdclk?okayport+{ endpoint@0@{Eiommu@ff373f00rockchip,iommu7?  ; aclkifaceokay{?hdmi@ff3c0000rockchip,rk3328-dw-hdmi<  #FiahbisfrcecAhdmidefault *BCD: okay{ports+port@0endpointE{@port@1codec@ff410000rockchip,rk3328-codecA* pclkmclk: okay F{phy@ff430000rockchip,rk3328-hdmi-phyC SGysysclkrefoclkrefpclk hdmi_phyH cpu-version okay{Aclock-controller@ff440000rockchip,rk3328-cruDGxin24m:x=&'(ABDC"\5H4$%zGGG|n6n6n6ׄn6#FLGрxhxhрxhxh{syscon@ff450000.rockchip,rk3328-usb2phy-grfsysconsimple-mfdE+usb2phy@100rockchip,rk3328-usb2phyGphyclk usb480m_phy{%Iokay{Iotg-port $;<=otg-bvalidotg-idlinestateokay{Yhost-port  > linestateokay{Zmmc@ff5000000rockchip,rk3328-dw-mshcrockchip,rk3288-dw-mshcP@   =!JNbiuciuciu-driveciu-sample<Gрm resetokayU_qdefault*JKLMNmmc@ff5100000rockchip,rk3328-dw-mshcrockchip,rk3288-dw-mshcQ@   >"KObiuciuciu-driveciu-sample<Gрn reset disabledmmc@ff5200000rockchip,rk3328-dw-mshcrockchip,rk3288-dw-mshcR@  ?#LPbiuciuciu-driveciu-sample<Gрo resetokayU_default *OPQethernet@ff540000rockchip,rk3328-gmacT macirq8dWXZYMstmmacethmac_clk_rxmac_clk_txclk_mac_refclk_mac_refoutaclk_macpclk_macc  stmmaceth:!okaydf%RR,input9SDrgmiidefault*TM VUf |'P$ethernet@ff550000rockchip,rk3328-gmacU: macirq8TSSUVIstmmacethmac_clk_rxmac_clk_txclk_mac_refaclk_macpclk_macclk_macphyb  stmmacethDrmiiV!,output disabledmdiosnps,dwmac-mdio+ethernet-phy@04ethernet-phy-id1234.d400ethernet-phy-ieee802.3-c22Vddefault*WX{Vusb@ff5800002rockchip,rk3328-usbrockchip,rk3066-usbsnps,dwc2X Motghost@ Y usb2-phyokayusb@ff5c0000 generic-ehci\  NIZusbokayusb@ff5d0000 generic-ohci]  NIZusbokaymmc@ff5f00000rockchip,rk3328-dw-mshcrockchip,rk3288-dw-mshc_@  @MQbiuciuciu-driveciu-sample<Gрh reset disabledusb@ff600000rockchip,rk3328-dwc3snps,dwc3` C`aref_clksuspend_clkbus_clkhost utmi_wide  - E g  okayinterrupt-controller@ff811000 arm,gic-400  @ @ `   {crypto@ff060000rockchip,rk3328-crypto@ PQ;hclk_masterhclk_slavesclkD  crypto-rstpinctrlrockchip,rk3328-pinctrl:+ gpio@ff210000rockchip,gpio-bank! 3  {+gpio@ff220000rockchip,gpio-bank" 4  {Ugpio@ff230000rockchip,gpio-bank# 5  {lgpio@ff240000rockchip,gpio-bank$ 6  {ppcfg-pull-up {]pcfg-pull-down {epcfg-pull-none {[pcfg-pull-none-2ma  {dpcfg-pull-up-2ma  pcfg-pull-up-4ma  {^pcfg-pull-none-4ma  {apcfg-pull-down-4ma  pcfg-pull-none-8ma  {_pcfg-pull-up-8ma  {`pcfg-pull-none-12ma   {bpcfg-pull-up-12ma   {cpcfg-output-high pcfg-output-low +pcfg-input-high  6{\pcfg-input 6i2c0i2c0-xfer C[[{'i2c1i2c1-xfer C[[{(i2c2i2c2-xfer C [[{,i2c3i2c3-xfer C[[{-i2c3-pins C[[hdmi_i2chdmii2c-xfer C[[{Cpdm-0pdmm0-clk C[{pdmm0-fsync C[pdmm0-sdi0 C[{pdmm0-sdi1 C[{pdmm0-sdi2 C[{pdmm0-sdi3 C[{pdmm0-clk-sleep C\{pdmm0-sdi0-sleep C\{pdmm0-sdi1-sleep C\{pdmm0-sdi2-sleep C\{pdmm0-sdi3-sleep C\{pdmm0-fsync-sleep C\tsadcotp-pin C [{8otp-out C [{9uart0uart0-xfer C []{ uart0-cts C [{!uart0-rts C [{"uart0-rts-pin C [uart1uart1-xfer C[]{#uart1-cts C[{$uart1-rts C[{%uart1-rts-pin C[uart2-0uart2m0-xfer C[]uart2-1uart2m1-xfer C[]{&spi0-0spi0m0-clk C]spi0m0-cs0 C ]spi0m0-tx C ]spi0m0-rx C ]spi0m0-cs1 C ]spi0-1spi0m1-clk C]spi0m1-cs0 C]spi0m1-tx C]spi0m1-rx C]spi0m1-cs1 C]spi0-2spi0m2-clk C]{.spi0m2-cs0 C]{1spi0m2-tx C]{/spi0m2-rx C]{0i2s1i2s1-mclk C[i2s1-sclk C[i2s1-lrckrx C[i2s1-lrcktx C[i2s1-sdi C[i2s1-sdo C[i2s1-sdio1 C[i2s1-sdio2 C[i2s1-sdio3 C[i2s1-sleep C\\\\\\\\\i2s2-0i2s2m0-mclk C[i2s2m0-sclk C[i2s2m0-lrckrx C[i2s2m0-lrcktx C[i2s2m0-sdi C[i2s2m0-sdo C[i2s2m0-sleep` C\\\\\\i2s2-1i2s2m1-mclk C[i2s2m1-sclk C[i2sm1-lrckrx C[i2s2m1-lrcktx C[i2s2m1-sdi C[i2s2m1-sdo C[i2s2m1-sleepP C\\\\\spdif-0spdifm0-tx C[spdif-1spdifm1-tx C[spdif-2spdifm2-tx C[{sdmmc0-0sdmmc0m0-pwren C^sdmmc0m0-pin C^sdmmc0-1sdmmc0m1-pwren C^sdmmc0m1-pin C^{fsdmmc0sdmmc0-clk C_{Jsdmmc0-cmd C`{Ksdmmc0-dectn C^{Lsdmmc0-wrprt C^sdmmc0-bus1 C`sdmmc0-bus4@ C````{Msdmmc0-pins C^^^^^^^^sdmmc0extsdmmc0ext-clk Casdmmc0ext-cmd C^sdmmc0ext-wrprt C^sdmmc0ext-dectn C^sdmmc0ext-bus1 C^sdmmc0ext-bus4@ C^^^^sdmmc0ext-pins C^^^^^^^^sdmmc1sdmmc1-clk C _sdmmc1-cmd C `sdmmc1-pwren C`sdmmc1-wrprt C`sdmmc1-dectn C`sdmmc1-bus1 C`sdmmc1-bus4@ C````sdmmc1-pins C ^ ^^^^^^^^emmcemmc-clk Cb{Oemmc-cmd Cc{Pemmc-pwren C[emmc-rstnout C[emmc-bus1 Ccemmc-bus4@ Cccccemmc-bus8 Ccccccccc{Qpwm0pwm0-pin C[{2pwm1pwm1-pin C[{3pwm2pwm2-pin C[{4pwmirpwmir-pin C[{5gmac-1rgmiim1-pins` C _ aa_aaa a a_ _aa___ _a____{Trmiim1-pins Cdbdddd d db b [ [[[[[gmac2phyfephyled-speed10 C[fephyled-duplex C[fephyled-rxm1 C[{Wfephyled-txm1 C[fephyled-linkm1 C[{Xtsadc_pintsadc-int C [tsadc-pin C [hdmi_pinhdmi-cec C[{Bhdmi-hpd Ce{Dcif-0dvp-d2d9-m0 C[[[[[ [ [ [[[[[cif-1dvp-d2d9-m1 C[[[[[[[[[[[[pmicpmic-int-l C]{)usb2usb20-host-drv C]{hirir-int C[{msdmmciosdio-per-pin Ce{gwifiwifi-en C[{nwifi-host-wake Ca{obt-rst C[bt-en C[chosen Qserial2:1500000n8external-gmac-clock fixed-clocksY@ gmac_clkin{Rregulator-dc-12vregulator-fixeddc_12v{iregulator-sdmmcregulator-fixed a+default*fvcc_sd2Z2Z ]{Nregulator-sdmmcioregulator-gpiow@2Z vcc_sdio hvoltagew@2Z ]* +default*g{regulator-vcc-host1-5vregulator-fixed wdefault*h vcc_host1_5v ]* a+regulator-vcc-sysregulator-fixedvcc_sysLK@LK@ ]i{*regulator-vcc-phyregulator-fixedvcc_phy{Sleds gpio-ledsled-0 firefly:blue:power heartbeat j onled-1 firefly:yellow:user mmc1 j offadc-keys adc-keys k buttons button-recovery Recovery h 'ir-receivergpio-ir-receiver l rc-khadasdefault*msdio-pwrseqmmc-pwrseq-simpledefault*no "p compatibleinterrupt-parent#address-cells#size-cellsmodelgpio0gpio1gpio2gpio3serial0serial1serial2i2c0i2c1i2c2i2c3ethernet0mmc0mmc1device_typeregclocks#cooling-cellscpu-idle-statesdynamic-power-coefficientenable-methodoperating-points-v2i-cache-sizei-cache-line-sizei-cache-setsd-cache-sized-cache-line-sized-cache-setsnext-level-cachecpu-supplyphandleentry-methodlocal-timer-stoparm,psci-suspend-paramentry-latency-usexit-latency-usmin-residency-uscache-levelcache-unifiedopp-sharedopp-hzopp-microvoltclock-latency-nsopp-suspendsimple-audio-card,formatsimple-audio-card,mclk-fssimple-audio-card,namestatussound-daiinterruptsinterrupt-affinityports#clock-cellsclock-frequencyclock-output-namesclock-namesdmasdma-names#sound-dai-cellspinctrl-namespinctrl-0pinctrl-1vccio1-supplyvccio2-supplyvccio3-supplyvccio4-supplyvccio5-supplyvccio6-supplypmuio-supplygpio-controller#gpio-cells#power-domain-cellsoffsetmode-normalmode-recoverymode-bootloadermode-loaderreg-io-widthreg-shiftsystem-power-controllerwakeup-sourcevcc1-supplyvcc2-supplyvcc3-supplyvcc4-supplyvcc5-supplyvcc6-supplyregulator-nameregulator-min-microvoltregulator-max-microvoltregulator-always-onregulator-boot-onregulator-on-in-suspendregulator-suspend-microvolt#pwm-cellsarm,pl330-periph-burst#dma-cellspolling-delay-passivepolling-delaysustainable-powerthermal-sensorstemperaturehysteresistripcooling-devicecontributionassigned-clocksassigned-clock-ratespinctrl-2resetsreset-namesrockchip,grfrockchip,hw-tshut-temp#thermal-sensor-cellsrockchip,efuse-sizebits#io-channel-cellsvref-supplyinterrupt-namesmali-supply#iommu-cellsiommuspower-domainsremote-endpointphysphy-namesmute-gpiosnvmem-cellsnvmem-cell-names#phy-cells#reset-cellsassigned-clock-parentsfifo-depthmax-frequencybus-widthcap-mmc-highspeedcap-sd-highspeeddisable-wpsd-uhs-sdr12sd-uhs-sdr25sd-uhs-sdr50sd-uhs-sdr104vmmc-supplyvqmmc-supplymmc-ddr-1_8vmmc-hs200-1_8vnon-removabletx-fifo-depthrx-fifo-depthsnps,txpblclock_in_outphy-supplyphy-modesnps,aalsnps,reset-gpiosnps,reset-active-lowsnps,reset-delays-ussnps,rxpbltx_delayrx_delayphy-handlephy-is-integrateddr_modeg-np-tx-fifo-sizeg-rx-fifo-sizeg-tx-fifo-sizephy_typesnps,dis-del-phy-power-chg-quirksnps,dis_enblslpm_quirksnps,dis-tx-ipgap-linecheck-quirksnps,dis-u2-freeclk-exists-quirksnps,dis_u2_susphy_quirksnps,dis_u3_susphy_quirk#interrupt-cellsinterrupt-controllerrangesbias-pull-upbias-pull-downbias-disabledrive-strengthoutput-highoutput-lowinput-enablerockchip,pinsstdout-pathvin-supplyregulator-typeenable-active-highlabellinux,default-triggerdefault-stateio-channelsio-channel-nameskeyup-threshold-microvoltlinux,codepress-threshold-microvoltlinux,rc-map-namereset-gpios